

# **PART NUMBER**

# TN8097BH

# Rochester Electronics Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All re-creations are done with the approval of the Original Component Manufacturer. (OCM)

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

# **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
  - Class Q Military
  - Class V Space Level

Qualified Suppliers List of Distributors (QSLD)

 Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OCM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

|     | REVISIONS                                                                                                               |                 |                   |
|-----|-------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|
| LTR | DESCRIPTION                                                                                                             | DATE (YR-MO-DA) | APPROVED          |
| Α   | Technical changes in table I. Editorial changes throughout.                                                             | 90-08-27        | W. Heckman        |
| В   | Added Rochester as source of supply Vendor cage 3V146. Updated boilerplate and made editorial changes throughout. – LTG | 01-01-04        | Thomas M. Hess    |
| С   | Made editorial change to table I, sheet 5 on the $V_{\text{IL}}$ test in the max column. Updated bulletin page LTG      | 01-12-13        | Thomas M. Hess    |
| D   | Correct t <sub>CLLH</sub> maximum limit in table I. Update boilerplate to MIL-PRF-38535 requirements CFS                | 04-05-04        | Thomas M. Hess    |
| Е   | Update boilerplate to current MIL-PRF-38535 requirements CFS                                                            | 09-05-05        | Thomas M. Hess    |
| F   | Update boilerplate to current MIL-PRF-38535 requirements PHN                                                            | 19-10-25        | Muhammad A. Akbar |



| SHEET                          |        |     |     |     |                       |         |         |     |                                     |                                     |    |    |       |     |            |     |        |       |    |    |
|--------------------------------|--------|-----|-----|-----|-----------------------|---------|---------|-----|-------------------------------------|-------------------------------------|----|----|-------|-----|------------|-----|--------|-------|----|----|
| REV                            | F      | F   | F   | F   | F                     | F       | F       | F   | F                                   | F                                   | F  | F  | F     |     |            |     |        |       |    |    |
| SHEET                          | 15     | 16  | 17  | 18  | 19                    | 20      | 21      | 22  | 23                                  | 24                                  | 25 | 26 | 27    |     |            |     |        |       |    |    |
| REV STATUS                     |        |     |     | REV | /                     |         | F       | F   | F                                   | F                                   | F  | F  | F     | F   | F          | F   | F      | F     | F  | F  |
| OF SHEETS                      |        |     |     | SHE | ET                    |         | 1       | 2   | 3                                   | 4                                   | 5  | 6  | 7     | 8   | 9          | 10  | 11     | 12    | 13 | 14 |
| PMIC N/A                       |        |     |     | PRE | PARED                 | BY BY   |         |     |                                     |                                     |    |    |       |     |            |     |        |       |    |    |
|                                |        |     |     |     | Chri                  | istophe | r A. Ra | uch |                                     |                                     |    | 1  | DLA I | AND | AND        | MAR | RITIMI | E     |    |    |
| STAN                           |        |     |     | CHE | CKED                  | BY      |         |     |                                     |                                     |    |    | DLUM  |     |            |     |        |       |    |    |
| MICRO<br>DRA                   | CIRC   | _   |     |     | С                     | harles  | Reusin  | g   |                                     | https://www.dla.mil/landandmaritime |    |    |       |     |            |     |        |       |    |    |
|                                |        |     |     | APP | ROVE                  | D BY    |         |     |                                     |                                     |    |    |       |     |            |     |        |       |    |    |
| THIS DRAWIN<br>FOR US<br>DEPAR | SE BY  | ALL | BLE |     | Wil                   | liam K. | Heckn   | nan |                                     | MICROCIRCUIT, DIGITAL, NMOS, 16-BIT |    |    |       |     |            |     |        |       |    |    |
| AND AGEN<br>DEPARTMEN          |        |     | _   | DRA | DRAWING APPROVAL DATE |         |         |     | MICROCONTROLLER, MONOLITHIC SILICON |                                     |    |    |       |     |            |     |        |       |    |    |
|                                |        |     |     |     |                       | 89-0    | 9-14    |     |                                     |                                     |    |    |       |     |            |     |        |       |    |    |
| AMS                            | SC N/A |     |     | REV | ISION I               | EVEL    |         |     |                                     | SI                                  | ZE | CA | GE CO | DE  | 5962-89596 |     |        | _     |    |    |
|                                |        |     |     |     |                       | F       | =       |     |                                     | A                                   | 4  | (  | 67268 | 3   |            |     | 7902-  | .0333 | 0  |    |
|                                |        |     |     |     |                       |         |         |     |                                     | SHE                                 | ET |    | 1     | OF  | 27         |     |        |       |    |    |

REV

## 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | <u>Frequency</u> | Circuit function       |
|-------------|----------------|------------------|------------------------|
| 01          | 8097BH         | 12 MHz           | 16-bit microcontroller |

1.2.2 Case outlines. The case outlines are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                           |
|----------------|------------------------|------------------|-----------------------------------------|
| Υ              | See figure 1           | 68               | Leaded chip carrier with unformed leads |
| Z              | CMGA3-P68              | 68               | Pin grid array package                  |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings.

Case operating temperature range (T<sub>C</sub>).....-55°C to +125°C 2/

2/ Case temperatures are instant on.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 2    |

 $<sup>\</sup>underline{1}/$  When a thermal resistance value is included in MIL-STD-1835, it shall supersede that value herein.

### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

## DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.
MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="https://quicksearch.dla.mil/">https://quicksearch.dla.mil/</a>).

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 Case outlines. The case outlines shall be as specified on figure 1 or in accordance with 1.2.2 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2.
  - 3.2.3 Functional block diagram. The functional block diagram shall be as specified on figure 3.
  - 3.2.4 <u>Instruction set summary</u>. The instruction set summary shall be as specified on figure 4.
  - 3.2.5 Timing waveforms. The timing waveforms shall be as specified on figure 5.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 3    |

- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark.</u> A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DLA Land and Maritime -VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change</u>. Notification of change to DLA Land and Maritime -VA shall be required for any change that affects this drawing.
- 3.9 <u>Verification and review</u>. DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD                  |  |  |  |  |  |  |
|---------------------------|--|--|--|--|--|--|
| MICROCIRCUIT DRAWING      |  |  |  |  |  |  |
| DLA LAND AND MARITIME     |  |  |  |  |  |  |
| COLUMBUS, OHIO 43218-3990 |  |  |  |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-89596 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>F | SHEET 4    |

TABLE I. Electrical performance characteristics.

|                                                                   |                  | Conditions 1/                                                                                                                                                                                                                                             |                      |                |            |                         |      |
|-------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|------------|-------------------------|------|
| Test                                                              | Symbol           | $-55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C}$ $V_{\text{CC}} = V_{\text{PD}} = 5 \text{ V} \pm 10\%$ $V_{\text{SS}} = \text{ANGND} = 0 \text{ V}$ $f_{\text{OSC}} = 6.0 \text{ to } 12 \text{ MHz}$ unless otherwise specified | Group A<br>subgroups | Device<br>type | Lin<br>Min | nits<br>Max             | Unit |
| Supply current                                                    | I <sub>cc</sub>  | All outputs disconnected. 2/                                                                                                                                                                                                                              | 1, 2, 3              | All            |            | 275                     | mA   |
| V <sub>PD</sub> supply current                                    | I <sub>PD</sub>  | Normal operation and power down.                                                                                                                                                                                                                          | 1, 2, 3              | All            |            | 1                       | mA   |
| V <sub>REF</sub> supply current                                   | I <sub>REF</sub> | <u>2</u> /                                                                                                                                                                                                                                                | 1, 2, 3              | All            |            | 8                       | mA   |
| Input low voltage<br>(except) RESET                               | V <sub>IL</sub>  |                                                                                                                                                                                                                                                           | 1, 2, 3              | All            | -0.3       | 0.8                     | V    |
| Input low voltage, RESET                                          | V <sub>IL1</sub> |                                                                                                                                                                                                                                                           | 1, 2, 3              | All            | -0.3       | 0.7                     | V    |
| Input high voltage (except RESET, NMI and XTAL1)                  | V <sub>IH</sub>  |                                                                                                                                                                                                                                                           | 1, 2, 3              | All            | 2.0        | V <sub>CC</sub><br>+0.5 | V    |
| Input high voltage RESET rising                                   | V <sub>IH1</sub> |                                                                                                                                                                                                                                                           | 1, 2, 3              | All            | 2.4        | V <sub>CC</sub><br>+0.5 | V    |
| Input high voltage, RESET falling hysteresis                      | V <sub>IH2</sub> |                                                                                                                                                                                                                                                           | 1, 2, 3              | All            | 2.1        | V <sub>CC</sub><br>+0.5 | V    |
| Input high voltage, NMI,<br>XTAL1                                 | V <sub>IH3</sub> |                                                                                                                                                                                                                                                           | 1, 2, 3              | All            | 2.2        | V <sub>CC</sub><br>+0.5 | V    |
| Input leakage current to each pin of HSI, Port 3, Port 4 and P2.1 | l <sub>L1</sub>  | $V_{IN} = 0$ to $V_{CC}$ $\underline{2}/$                                                                                                                                                                                                                 | 1, 2, 3              | All            |            | ±10                     | μΑ   |
| DC input leakage current to each pin of Port 0                    | I <sub>LI1</sub> | $V_{IN} = 0$ to $V_{CC}$                                                                                                                                                                                                                                  | 1, 2, 3              | All            |            | 3                       | μА   |
| Input high current to EA                                          | I <sub>IH</sub>  | V <sub>IH</sub> = 2.4 V <u>2</u> /                                                                                                                                                                                                                        | 1, 2, 3              | All            |            | 100                     | μА   |
| Input low current to Port 1,<br>and P2.6, P2.7                    | I <sub>IL</sub>  | V <sub>IL</sub> = 0.45 V <u>2</u> /                                                                                                                                                                                                                       | 1, 2, 3              | All            |            | -125                    | μΑ   |
| Input low current to RESET                                        | I <sub>IL1</sub> | V <sub>IL</sub> = 0.45 V <u>2</u> /                                                                                                                                                                                                                       | 1, 2, 3              | All            | -0.25      | -2                      | mA   |
| Input low current P2.2, P2.3, P2.4, READY, BUSWIDTH               | I <sub>IL2</sub> | V <sub>IL</sub> = 0.45 V <u>2/</u>                                                                                                                                                                                                                        | 1, 2, 3              | All            |            | -50                     | μА   |

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

|                                                                                           | 0 1 1            | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C                                                  |                      |                | Limits |      | 11:4 |
|-------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|--------|------|------|
| Test                                                                                      | Symbol           | $V_{CC}$ = $V_{PD}$ = 5 V $\pm 10\%$<br>$V_{SS}$ = ANGND = 0 V<br>$f_{OSC}$ = 6.0 to 12 MHz<br>unless otherwise specified | Group A<br>subgroups | Device<br>type | Min    | Max  | Unit |
| Output low voltage on quasi-bidirectional port pins and Port 3, Port 4 when used as ports | V <sub>OL</sub>  | I <sub>OL</sub> = 0.8 mA <u>2</u> / <u>3</u> /                                                                            | 1, 2, 3              | All            |        | 0.45 | V    |
| Output low voltage on quasi-bidirectional port pins and Port 3, Port 4 when used as ports | V <sub>OL1</sub> | I <sub>OL</sub> = 2.0 mA<br>2/ <u>3</u> / <u>4</u> / <u>5</u> /                                                           | 1, 2, 3              | All            |        | 0.75 | V    |
| Output low voltage on<br>standard output pins,<br>RESET and Bus/control<br>pins           | V <sub>OL2</sub> | I <sub>OL</sub> = 2.0 mA<br>2/3/4/5/6/                                                                                    | 1, 2, 3              | All            |        | 0.45 | V    |
| Output high voltage on quasi-bidirectional pins                                           | $V_{OH}$         | I <sub>OH</sub> = -20 μA <u>2</u> / <u>3</u> /                                                                            | 1, 2, 3              | All            | 2.4    |      | V    |
| Output high voltage on standard output pins and Bus/control pins                          | V <sub>OH1</sub> | I <sub>OH</sub> = -200 μA <u>2</u> / <u>3</u> /                                                                           | 1, 2, 3              | All            | 2.4    |      | V    |
| Output high current on RESET                                                              | I <sub>ОНЗ</sub> | V <sub>OH</sub> = 2.4 V <u>2</u> /                                                                                        | 1, 2, 3              | All            | -50    |      | μА   |
| Pin capacitance                                                                           | Cs               | f = 1.0 Mhz<br>See 4.3.1c <u>2</u> /                                                                                      | 4                    | All            |        | 10   | pF   |
| Functional tests                                                                          |                  | See 4.3.1d <u>2</u> /                                                                                                     | 7, 8                 | All            |        |      |      |

| STANDARD                  |  |  |  |  |  |  |
|---------------------------|--|--|--|--|--|--|
| MICROCIRCUIT DRAWING      |  |  |  |  |  |  |
| DLA LAND AND MARITIME     |  |  |  |  |  |  |
| COLUMBUS, OHIO 43218-3990 |  |  |  |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-89596 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>F | SHEET 6    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

|                                              |                   | _                                                                                                                                                                                                                                                                                                                                                                     | •                    |                |                          |                            |      |
|----------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|--------------------------|----------------------------|------|
| Test                                         | Symbol            | $ \begin{array}{c} \text{Conditions} & \underline{1}/\\ -55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C}\\ \text{V}_{\text{CC}} = \text{V}_{\text{PD}} = 5 \text{ V} \pm 10\%\\ \text{V}_{\text{SS}} = \text{ANGND} = 0 \text{ V}\\ \text{f}_{\text{OSC}} = 6.0 \text{ to } 12 \text{ MHz}\\ \text{unless otherwise specified} \\ \end{array} $ | Group A<br>subgroups | Device<br>type | Lin<br>Min               | nits<br>Max                | Unit |
| READY hold after CLKOUT edge                 | t <sub>CLYX</sub> | Timing requirements (system components must meet these specifications).                                                                                                                                                                                                                                                                                               | 9,10, 11             | All            | 0                        |                            | ns   |
| End of ALE/ADV to READY valid                | t <sub>LLYV</sub> | See figure 5.<br>f <sub>OSC</sub> = 10 MHz                                                                                                                                                                                                                                                                                                                            | 9,10, 11             | All            |                          | 2t <sub>OSC</sub> - 70     | ns   |
| End of ALE/ADV to READY high                 | t <sub>LLYH</sub> |                                                                                                                                                                                                                                                                                                                                                                       | 9,10, 11             | All            | 2t <sub>OSC</sub><br>+40 | 4t <sub>OSC</sub> -<br>80  | ns   |
| Non-READY time                               | t <sub>YLYH</sub> |                                                                                                                                                                                                                                                                                                                                                                       | 9,10, 11             | All            |                          | 1000                       | ns   |
| Address valid to input data valid <u>7</u> / | t <sub>AVDV</sub> |                                                                                                                                                                                                                                                                                                                                                                       | 9,10, 11             | All            |                          | 5t <sub>OSC</sub> -<br>120 | ns   |
| RD active to input data valid                | t <sub>RLDV</sub> |                                                                                                                                                                                                                                                                                                                                                                       | 9,10, 11             | All            |                          | 3t <sub>OSC</sub> -        | ns   |
| Data hold after RD inactive                  | t <sub>RHDX</sub> |                                                                                                                                                                                                                                                                                                                                                                       | 9,10, 11             | All            | 0                        |                            | ns   |
| RD inactive to input data float              | t <sub>RHDZ</sub> |                                                                                                                                                                                                                                                                                                                                                                       | 9,10, 11             | All            | 0                        | t <sub>OSC</sub> -<br>25   | ns   |
| Address valid to BUSWIDTH valid 7/           | t <sub>AVGV</sub> |                                                                                                                                                                                                                                                                                                                                                                       | 9,10, 11             | All            |                          | 2t <sub>OSC</sub> -<br>125 | ns   |
| BUSWIDTH hold after<br>ALE/ADV low           | t <sub>LLGX</sub> |                                                                                                                                                                                                                                                                                                                                                                       | 9,10, 11             | All            | t <sub>osc</sub><br>+40  |                            | ns   |
| ALE/ADV low to BUSWIDTH valid                | t <sub>LLGV</sub> |                                                                                                                                                                                                                                                                                                                                                                       | 9,10, 11             | All            |                          | t <sub>osc</sub><br>-75    | ns   |
| Oscillator frequency                         | f <sub>OSC</sub>  | See figure 5.                                                                                                                                                                                                                                                                                                                                                         | 9,10, 11             | All            | 6.0                      | 12.0                       | MHz  |
| Oscillator period                            | tosc              |                                                                                                                                                                                                                                                                                                                                                                       | 9,10, 11             | All            | 83                       | 166                        | ns   |

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 7    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

|                                           |                   | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C                                                  |                      |                | Lin                                   | nits                                  | 11   |
|-------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|---------------------------------------|---------------------------------------|------|
| Test Symb                                 |                   | $V_{CC}$ = $V_{PD}$ = 5 V $\pm 10\%$<br>$V_{SS}$ = ANGND = 0 V<br>$f_{OSC}$ = 6.0 to 12 MHz<br>unless otherwise specified | Group A<br>subgroups | Device<br>type | Min                                   | Max                                   | Unit |
| XTAL1 rising edge to clockout rising edge | t <sub>OHCH</sub> | See figure 5<br>f <sub>OSC</sub> = 10 MHz                                                                                 | 9,10, 11             | All            | 0                                     | 120                                   | ns   |
| CLKOUT period<br><u>8</u> /               | t <sub>chch</sub> |                                                                                                                           | 9,10, 11             | All            | 3t <sub>OSC</sub>                     | 3t <sub>OSC</sub>                     | ns   |
| CLKOUT high time                          | t <sub>CHCL</sub> |                                                                                                                           | 9,10, 11             | All            | 3t <sub>OSC</sub><br>-35              | 3t <sub>OSC</sub><br>+10              | ns   |
| CLKOUT low to ALE high                    | t <sub>CLLH</sub> |                                                                                                                           | 9,10, 11             | All            | -30                                   | +15                                   | ns   |
| ALE/ADV low to CLKOUT high                | t <sub>LLCH</sub> |                                                                                                                           | 9,10, 11             | All            | t <sub>osc</sub><br>-25               | t <sub>OSC</sub><br>+45               | ns   |
| ALE/ADV high time                         | t <sub>LHLL</sub> |                                                                                                                           | 9,10, 11             | All            | t <sub>osc</sub><br>-30<br><u>9</u> / | t <sub>osc</sub><br>+35<br><u>9</u> / | ns   |
| Address setup to end of ALE/ADV 7/        | t <sub>AVLL</sub> |                                                                                                                           | 9,10, 11             | All            | t <sub>osc</sub><br>-50               |                                       | ns   |
| RD or WR low to address float 10/         | t <sub>RLAZ</sub> |                                                                                                                           | 9,10, 11             | All            |                                       | 25                                    | ns   |
| End of ALE/ADV to RD or WR active         | t <sub>LLRL</sub> |                                                                                                                           | 9,10, 11             | All            | t <sub>osc</sub><br>-40               |                                       | ns   |
| Address hold after end of ALE/ADV 10/     | t <sub>LLAX</sub> |                                                                                                                           | 9,10, 11             | All            | t <sub>osc</sub><br>-40               |                                       | ns   |
| WR pulse width                            | t <sub>WLWH</sub> |                                                                                                                           | 9,10, 11             | All            | 3t <sub>osc</sub><br>-35              |                                       | ns   |
| Output data valid to end of WR/WRL/WRH    | t <sub>QVWH</sub> |                                                                                                                           | 9,10, 11             | All            | 3t <sub>osc</sub><br>-60              |                                       | ns   |
| Output data hold after<br>WR/WRL/WRH      | t <sub>WHQX</sub> |                                                                                                                           | 9,10, 11             | All            | t <sub>osc</sub><br>-50               |                                       | ns   |
| End of WR/WRL/WRH to ALE/ADV high         | t <sub>WHLH</sub> |                                                                                                                           | 9,10, 11             | All            | t <sub>osc</sub><br>-75               |                                       | ns   |

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 8    |

| TABLE I. <u>Electrical performance characteristics</u> - Continued. |                   |                                                                                                                     |                      |                |                           |                          |      |
|---------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------|----------------------|----------------|---------------------------|--------------------------|------|
|                                                                     |                   | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C                                            |                      |                | Lin                       | nits                     |      |
| Test                                                                | Symbol            | $V_{CC}$ = $V_{PD}$ = 5 V ±10%<br>$V_{SS}$ = ANGND = 0 V<br>$f_{OSC}$ = 6.0 to 12 MHz<br>unless otherwise specified | Group A<br>subgroups | Device<br>type | Min                       | Max                      | Unit |
| RD pulse width                                                      | t <sub>RLRH</sub> | See figure 5<br>f <sub>OSC</sub> = 10 MHz                                                                           | 9,10, 11             | All            | 3t <sub>OSC</sub><br>-30  |                          | ns   |
| End of RD to ALE/ADV high                                           | t <sub>RHLH</sub> |                                                                                                                     | 9,10, 11             | All            | t <sub>osc</sub><br>-45   |                          | ns   |
| CLOCKOUT low to ALE/ADV low                                         | t <sub>CLLL</sub> |                                                                                                                     | 9,10, 11             | All            | t <sub>osc</sub><br>-40   | t <sub>osc</sub><br>+35  | ns   |
| RD high to INST, BHE, AD8-15 inactive                               | t <sub>RHBX</sub> |                                                                                                                     | 9,10, 11             | All            | t <sub>osc</sub><br>-25   | t <sub>OSC</sub> +30     | ns   |
| WR high to INST, BHE, AD8-15 inactive                               | t <sub>WHBX</sub> |                                                                                                                     | 9,10, 11             | All            | t <sub>osc</sub><br>-50   | t <sub>OSC</sub><br>+100 | ns   |
| WRL, WRH, low to WRL, WRH high                                      | tнинн             |                                                                                                                     | 9,10, 11             | All            | 2t <sub>OSC</sub><br>-35  | 2t <sub>OSC</sub><br>+40 | ns   |
| ALE/ADV low to WRL,<br>WRH low                                      | t <sub>LLHL</sub> |                                                                                                                     | 9,10, 11             | All            | 2t <sub>OSC</sub><br>-30  | 2t <sub>osc</sub><br>+55 | ns   |
| Output data valid to WRL, WRH low                                   | t <sub>QVHL</sub> |                                                                                                                     | 9,10, 11             | All            | t <sub>OSC</sub><br>-60   |                          | ns   |
| Serial port clock period                                            | t <sub>XLXL</sub> | Serial port shift register                                                                                          | 9,10, 11             | All            | 8tosc                     |                          | ns   |
| Serial port clock falling edge to rising edge                       | t <sub>XLXH</sub> | See figure 5                                                                                                        | 9,10, 11             | All            | 4t <sub>OSC</sub><br>-50  | 4t <sub>OSC</sub><br>+50 | ns   |
| Output data setup to clock rising edge                              | t <sub>QVXH</sub> |                                                                                                                     | 9,10, 11             | All            | 3t <sub>OSC</sub>         |                          | ns   |
| Output data hold after clock rising edge                            | t <sub>XHQX</sub> |                                                                                                                     | 9,10, 11             | All            | 2t <sub>osc</sub><br>-70  |                          | ns   |
| Next output data valid after clock rising edge                      | t <sub>XHQV</sub> |                                                                                                                     | 9,10, 11             | All            |                           | 2t <sub>osc</sub><br>+50 | ns   |
| Input data setup to clock rising edge                               | t <sub>DVXH</sub> |                                                                                                                     | 9,10, 11             | All            | 2t <sub>OSC</sub><br>+200 |                          | ns   |
| Input data hold after clock rising edge                             | t <sub>XHDX</sub> |                                                                                                                     | 9,10, 11             | All            | 0                         |                          | ns   |
| Last clock rising to output float                                   | t <sub>XHQZ</sub> |                                                                                                                     | 9,10, 11             | All            |                           | 5t <sub>osc</sub>        | ns   |

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 9    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

|                                                 |                     | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C                                                  |                      |                | Limits |      |       |
|-------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|--------|------|-------|
| Test Symbol                                     |                     | $V_{CC}$ = $V_{PD}$ = 5 V $\pm 10\%$<br>$V_{SS}$ = ANGND = 0 V<br>$f_{OSC}$ = 6.0 to 12 MHz<br>unless otherwise specified | Group A<br>subgroups | Device<br>type | Min    | Max  | Unit  |
| Oscillator frequency                            | 1/t <sub>OLOL</sub> | External clock drive                                                                                                      | 9,10, 11             | All            | 6      | 12   | MHz   |
| High time                                       | t <sub>OHOX</sub>   | See figure 5                                                                                                              | 9,10, 11             | All            | 25     |      | ns    |
| Low time                                        | t <sub>OLOX</sub>   |                                                                                                                           | 9,10, 11             | All            | 30     |      | ns    |
| Rise time                                       | t <sub>OLOH</sub>   |                                                                                                                           | 9,10, 11             | All            |        | 15   | ns    |
| Fall time                                       | t <sub>OHOL</sub>   |                                                                                                                           | 9,10, 11             | All            |        | 15   | ns    |
| Resolution                                      |                     | See figure 5                                                                                                              | 9,10, 11             | All            | 1024   | 1024 | level |
|                                                 |                     | V <sub>REF</sub> = 5.0 V ±10%                                                                                             |                      |                | 10     | 10   | bits  |
| Absolute error                                  |                     |                                                                                                                           | 9,10, 11             | All            | 0      | ±4   | LSBS  |
| Non-linearity                                   |                     |                                                                                                                           | 9,10, 11             | All            | 0      | ±4   | LSBS  |
| Differential non-linearity                      |                     |                                                                                                                           | 9,10, 11             | All            | 0      | ±2   | LSBS  |
| Channel to channel matching                     |                     |                                                                                                                           | 9,10, 11             | All            | 0      | ±1   | LSBS  |
| Off isolation <u>11/</u> <u>12/</u> <u>13</u> / |                     | See figure 5                                                                                                              | 9,10, 11             | All            | -60    |      | dB    |

See footnotes on next sheet.

| STANDARD                                           | SIZE |                     |
|----------------------------------------------------|------|---------------------|
| MICROCIRCUIT DRAWING                               | Α    |                     |
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |      | REVISION LEVEL<br>F |

5962-89596

10

SHEET

## TABLE I. Electrical performance characteristics - Continued.

- 1/ Case temperatures are instant on.
- $2/V_{REF} = V_{EA} = 5 V \pm 10\%$ .
- 3/ Quasi-bidirectional pins include those on Port 1, for P2.6 and P2.7. Standard output pins include TXD, RXD (mode 0 only), PWM and HSO pins. Bus/control pins include CLKOUT, ALE, BHE, RD WR, INST, AND ADD-15.
- 4/ Maximum current per pin must be externally limited to the following value if  $V_{OL}$  is held above 0.45 V:

I<sub>OL</sub> on quasi-bidirectional pins and Ports 3 and 4 when used as ports: 4.0 mA.

I<sub>OL</sub> on standard output pins and RESET: 8.0 mA.

I<sub>OL</sub> on Bus/control pins: 2.0 mA.

5/ During normal (nontransient) operation, the following limits apply:

Total I<sub>OL</sub> on Port 1 must not exceed 8.0 mA.

Total I<sub>OL</sub> on P2.0, P2.6, RESET and all HSO pins must not exceed 15 mA.

Total I<sub>OL</sub> on Port 3 must not exceed 10 mA.

Total I<sub>OL</sub> on P2.5, P2.7, and Port 4 must not exceed 20 mA.

- 6/ I<sub>OL</sub> on HSO.X (X = 0, 4, 5) = 1.6 mA at 0.5 V.
- 7/ The term "Address Valid" applies to AD0-15, BHE, and INST.
- $\underline{8}$ / CLKOUT is directly generated as a divide-by-three of the oscillator. The period will be  $3t_{OSC} \pm 10$ ns if  $t_{OSC}$  is constant and the rise and fall times on XTAL1 are less than 10 ns.
- 9/ Maximum specification applies only to ALE. Minimum specification applies to both ALE and ADV.
- 10/ The term "Address" in this definition applies to AD0-7 for 8-bit cycles, and AD0-15 for 16-bit cycles.
- 11/ These values are not tested in production and are based on theoretical estimates and laboratory tests.
- 12/ DC to 100 kHz.
- 13/ Multiplexer break-before-make guaranteed.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-89596 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | F              | 11         |



ALL CORNER BRAZE — PADS ARE 45° CHAMFER DETAIL A

FIGURE 1. Case outline Y.

|                                                    | T    |                     | T          |
|----------------------------------------------------|------|---------------------|------------|
| STANDARD                                           | SIZE |                     |            |
| MICROCIRCUIT DRAWING                               | Α    |                     | 5962-89596 |
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |      | REVISION LEVEL<br>F | SHEET 12   |

| Dimensions                |       |       |             |       |  |
|---------------------------|-------|-------|-------------|-------|--|
|                           | Inc   | hes   | Millimeters |       |  |
| Symbol                    | Min   | Max   | Min         | Max   |  |
| А                         | 0.80  | .106  | 2.03        | 2.69  |  |
| В                         | .016  | .020  | 0.41        | 0.51  |  |
| B <sub>1</sub> (see note) | .040  | .060  | 1.02        | 1.52  |  |
| B <sub>2</sub> (see note) | .030  | .040  | 0.76        | 1.02  |  |
| B <sub>3</sub> (see note) | .005  | .020  | 0.13        | 0.51  |  |
| С                         | .008  | .012  | 0.20        | 0.31  |  |
| D                         | 1.640 | 1.870 | 41.66       | 47.50 |  |
| $D_1$                     | .935  | .970  | 23.75       | 24.64 |  |
| $D_2$                     | .800  | BSC   | 20.32       | BSC   |  |
| e <sub>1</sub>            | .050  | BSC   | 1.27        | BSC   |  |
| L                         | .375  | .450  | 9.52        | 11.43 |  |
| L <sub>1</sub>            | .040  | .060  | 1.02        | 1.52  |  |
| N                         | 6     | 68    |             |       |  |
| S                         | .066  | .087  | 1.68        | 2.21  |  |
| S <sub>1</sub>            | .050  |       | 1.27        |       |  |

Note: These are typical values.

FIGURE 1. <u>Case outline Y</u> - Continued.

| STANDARD                                           | SIZE |                     |            |
|----------------------------------------------------|------|---------------------|------------|
| MICROCIRCUIT DRAWING                               | Α    |                     | 5962-89596 |
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |      | REVISION LEVEL<br>F | SHEET 13   |

| Device type  |                       | 01         |            |
|--------------|-----------------------|------------|------------|
| Case outline |                       | Υ          |            |
| Pin number   | Pin symbol            | Pin number | Pin symbol |
|              |                       |            |            |
| 1            | V <sub>CC</sub><br>EA | 35         | HSO.3      |
| 2            | EA                    | 36         | $V_{SS}$   |
| 3            | NMI                   | 37         | $V_PP$     |
| 4            | ACH3/P0.3             | 38         | P2.7       |
| 5            | ACH1/P0.1             | 39         | PWM/P2.5   |
| 6            | ACH0/P0.0             | 40         | WR/WRL     |
| 7            | ACH2/P0.2             | 41         | BHE/WRH    |
| 8            | ACH6/P0.6             | 42         | T2RST/P2.4 |
| 9            | ACH7/P0.7             | 43         | READY      |
| 10           | ACH5/P0.5             | 44         | T2CLK/P2.3 |
| 11           | ACH4/P0.4             | 45         | AD15/P4.7  |
| 12           | ANGND                 | 46         | AD14/P4.6  |
| 13           | $V_{REF}$             | 47         | AD13/P4.5  |
| 14           | $V_{PD}$              | 48         | AD12/P4.4  |
| 15           | EXTINT/P2.2           | 49         | AD11/P4.3  |
| 16           | RESET                 | 50         | AD10/P4.2  |
| 17           | RXD/P2.1              | 51         | AD9/P4.1   |
| 18           | TXD/P2.0              | 52         | AD8/P4.0   |
| 19           | P1.0                  | 53         | AD7/P3.7   |
| 20           | P1.1                  | 54         | AD6/P3.6   |
| 21           | P1.2                  | 55         | AD5/P3.5   |
| 22           | P1.3                  | 56         | AD4/P3.4   |
| 23           | P1.4                  | 57         | AD3/P3.3   |
| 24           | HSI.0                 | 58         | AD2/P3.2   |
| 25           | HSI.1                 | 59         | AD1/P3.1   |
| 26           | HSO.4/HIS.2           | 60         | AD0/P3.0   |
| 27           | HSO.5/HIS.3           | 61         | RD         |
| 28           | HSO.0                 | 62         | ALE/ADV    |
| 29           | HSO.1                 | 63         | INST       |
| 30           | P1.5                  | 64         | BUSWIDTH   |
| 31           | P1.6                  | 65         | CLKOUT     |
| 32           | P1.7                  | 66         | XTAL2      |
| 33           | P2.6                  | 67         | XTAL1      |
| 34           | HSO.2                 | 68         | $V_{SS}$   |
|              |                       |            |            |

FIGURE 2. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-89596 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | F              | 14         |

| Device type  |                 | 01         |             |
|--------------|-----------------|------------|-------------|
| Case outline |                 | Z          |             |
| Pin number   | Pin symbol      | Pin number | Pin symbol  |
|              |                 |            |             |
| 1            | ACH7/P0.7       | 35         | READY       |
| 2 3          | ACH6/P0.6       | 36         | T2RST/P2.4  |
| 3            | ACH2/P0.2       | 37         | BHE         |
| 4            | ACH0/P0.0       | 38         | WR          |
| 5<br>6       | ACH1/P0.1       | 39         | PWM/P2.5    |
| 6            | ACH3/P0.3       | 40         | P2.7        |
| 7            | NMI             | 41         | $V_PP$      |
| 8            | ĒĀ              | 42         | $V_{SS}$    |
| 9            | V <sub>CC</sub> | 43         | HSO.3       |
| 10           | V <sub>SS</sub> | 44         | HSO.2       |
| 11           | XTAL1           | 45         | P2.6        |
| 12           | XTAL2           | 46         | P1.7        |
| 13           | CLKOUT          | 47         | P1.6        |
| 14           | BUSWIDTH        | 48         | P1.5        |
| 15           | INST            | 49         | HSO.1       |
| 16           | ALE/ADV         | 50         | HSO.0       |
| 17           | RD              | 51         | HSO.5/HSI.3 |
| 18           | AD0/P3.0        | 52         | HSO.4/HSI.2 |
| 19           | AD1/P3.1        | 53         | HSI.1       |
| 20           | AD2/P3.2        | 54         | HSI.0       |
| 21           | AD3/P3.3        | 55         | P1.4        |
| 22           | AD4/P3.4        | 56         | P1.3        |
| 23           | AD5/P3.5        | 57         | P1.2        |
| 24           | AD6/P3.6        | 58         | P1.1        |
| 25           | AD7/P3.7        | 59         | P1.0        |
| 26           | AD8/P4.0        | 60         | TXD/P2.0    |
| 27           | AD9/P4.1        | 61         | RXD/P2.1    |
| 28           | AD10/P4.2       | 62         | RESET       |
| 29           | AD11/P4.3       | 63         | EXTINT/P2.2 |
| 30           | AD12/P4.4       | 64         | $V_{PD}$    |
| 31           | AD13/P4.5       | 65         | $V_{REF}$   |
| 32           | AD14/P4.6       | 66         | ANGND       |
| 33           | AD15/P4.7       | 67         | ACH4/P0.4   |
| 34           | T2CLK/P2.3      | 68         | ACH5/P0.5   |
|              |                 |            |             |

FIGURE 2. <u>Terminal connections</u> - Continued

| STANDARD                                           | SIZE |                     |             |
|----------------------------------------------------|------|---------------------|-------------|
| MICROCIRCUIT DRAWING                               | Α    |                     | 5962-89596  |
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |      | REVISION LEVEL<br>F | SHEET<br>15 |



FIGURE 3. Functional block diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-89596 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | F              | 16         |

|            | Oper- |                                                              |              | Nata         |              |              |          |    |       |
|------------|-------|--------------------------------------------------------------|--------------|--------------|--------------|--------------|----------|----|-------|
| Mnemonic   | ands  | Operation (note 1)                                           | Z            | N            | С            | ٧            | VT       | ST | Notes |
| ADD/ADDB   | 2     | D ← D + A                                                    | $\sqrt{}$    | $\sqrt{}$    | $\checkmark$ | $\sqrt{}$    | <b>↑</b> |    |       |
| ADD/ADDB   | 3     | D ← B + A                                                    | <b>V</b>     | $\checkmark$ | $\checkmark$ | $\checkmark$ | <b>↑</b> |    |       |
| ADDC/ADDCB | 2     | D ← D + A + C                                                | <b>\</b>     | <b>V</b>     | <b>√</b>     | <b>√</b>     | <b>↑</b> |    |       |
| SUB/SUBB   | 2     | D ← D − A                                                    | $\sqrt{}$    | $\checkmark$ | $\checkmark$ | $\checkmark$ | <b>↑</b> |    |       |
| SUB/SUBB   | 3     | D ← B − A                                                    | $\sqrt{}$    | $\sqrt{}$    | $\checkmark$ | $\sqrt{}$    | <b>↑</b> |    |       |
| SUBC/SUBCB | 2     | D ← D - A + C − 1                                            | $\downarrow$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | <b>↑</b> |    |       |
| CMP/CMPB   | 2     | D – A                                                        | <b>V</b>     | <b>V</b>     | <b>√</b>     | <b>√</b>     | <b>↑</b> |    |       |
| MUL/MULU   | 2     | D, D + 2 ← D*A                                               |              |              |              | -            |          | ?  | 2     |
| MUL/MULU   | 3     | D, D + 2 ← B*A                                               |              |              |              |              |          | ?  | 2     |
| MULB/MULUB | 2     | D, D + 1 ← D*A                                               |              |              |              | -            |          | ?  | 3     |
| MULB/MULUB | 3     | D, D + 1 ← B*A                                               |              |              |              |              |          | ?  | 3     |
| DIVU       | 2     | $D \leftarrow (D, D + 2)/A, D + 2$<br>$\leftarrow$ remainder |              |              | -            | <b>√</b>     | <b>↑</b> |    | 2     |
| DIVUB      | 2     | D ← (D, D + 1)/A, D + 1<br>← remainder                       |              |              | 1            | <b>√</b>     | <b>↑</b> |    | 3     |
| DIV        | 2     | $D \leftarrow (D, D + 2)/A, D + 2$<br>$\leftarrow$ remainder |              |              |              | ?            | <b>↑</b> |    |       |
| DIVB       | 2     | D ← (D, D + 1)/A, D + 1<br>← remainder                       |              |              |              | ?            | <b></b>  |    |       |
| AND/ANDB   | 2     | D ← D and A                                                  | √            | <b>V</b>     | 0            | 0            |          |    |       |
| AND/ANDB   | 3     | D ← B and A                                                  | √            | <b>V</b>     | 0            | 0            |          |    |       |
| OR/ORB     | 2     | D ← D or A                                                   | √            | V            | 0            | 0            |          |    |       |
| XOR/XORB   | 2     | D ← D (excl. or) A                                           | <b>V</b>     | <b>√</b>     | 0            | 0            |          |    |       |
| LD/LDB     | 2     | $D \leftarrow A$                                             |              |              |              |              |          |    |       |
| ST/STB     | 2     | $A \leftarrow D$                                             |              |              |              |              |          |    |       |
| LDBSE      | 2     | $D \leftarrow A; D + 1 \leftarrow Sign(A)$                   |              |              |              |              |          |    | 3,4   |
| LDBZE      | 2     | D ← A; D + 1 ← 0                                             |              |              |              |              |          |    | 3,4   |
|            |       |                                                              |              |              |              | _            |          |    |       |

FIGURE 4. Instruction set summary.

| STANDARD                                           | SIZE |                     |             |
|----------------------------------------------------|------|---------------------|-------------|
| MICROCIRCUIT DRAWING                               | Α    |                     | 5962-89596  |
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |      | REVISION LEVEL<br>F | SHEET<br>17 |

| Marana          | Oper- | Operation (note 4)                                                                     |              |          | Fl | ags      |          |    | Notes |
|-----------------|-------|----------------------------------------------------------------------------------------|--------------|----------|----|----------|----------|----|-------|
| Mnemonic        | ands  | Operation (note 1)                                                                     | Z            | N        | С  | <b>V</b> | VT       | ST | Notes |
| PUSH            | 1     | $SP \leftarrow SP - 2$ ; $(SP) \leftarrow A$                                           |              |          |    | -        |          |    |       |
| POP             | 1     | $A \leftarrow (SP)$ ; $SP \leftarrow SP + 2$                                           |              |          |    |          |          |    |       |
| PUSHF           | 0     | $SP \leftarrow SP - 2; (SP) \leftarrow PSW;$<br>$PSW \leftarrow 0000H  I \leftarrow 0$ | 0            | 0        | 0  | 0        | 0        | 0  |       |
| POPF            | 0     | $PSW \leftarrow (SP);  SP \leftarrow SP + 2;  I \leftarrow V$                          | $\checkmark$ | <b>V</b> | V  | <b>V</b> | <b>V</b> | V  |       |
| SJMP            | 1     | PC ← PC + 11-bit offset                                                                |              |          |    |          |          |    | 5     |
| LJMP            | 1     | PC ← PC + 16-bit offset                                                                |              |          |    |          |          |    | 5     |
| BR (indirect)   | 1     | PC ← (A)                                                                               |              |          |    |          |          |    |       |
| SCALL           | 1     | $SP \leftarrow SP - 2$ ; $(SP) \leftarrow PC$ ; $PC \leftarrow PC + 11$ -bit offset    |              | I        |    | I        |          |    | 5     |
| LCALL           | 1     | $SP \leftarrow SP - 2$ ; $(SP) \leftarrow PC$ ; $PC \leftarrow PC + 16$ -bit offset    |              |          |    |          |          |    | 5     |
| RET             | 0     | $PC \leftarrow (SP)$ ; $SP \leftarrow SP + 2$                                          |              |          |    |          |          |    |       |
| J (conditional) | 1     | PC ← PC + 8-bit offset (if taken)                                                      |              |          |    |          |          |    | 5     |
| JC              | 1     | Jump if C = 1                                                                          |              |          |    |          |          |    | 5     |
| JNC             | 1     | Jump if C = 0                                                                          |              |          |    |          |          |    | 5     |
| JE              | 1     | Jump if Z = 1                                                                          |              |          |    | -        |          |    | 5     |
| JNE             | 1     | Jump if Z = 0                                                                          |              |          |    | -        |          |    | 5     |
| JGE             | 1     | Jump if N = 0                                                                          |              |          |    |          |          |    | 5     |
| JLT             | 1     | Jump if N = 1                                                                          |              |          |    |          |          |    | 5     |
| JGT             | 1     | Jump if N = 0 and Z = 0                                                                |              |          |    |          |          |    | 5     |
| JLE             | 1     | Jump if N = 1 and Z = 1                                                                |              |          |    |          |          |    | 5     |
| JH              | 1     | Jump if C = 1 and Z = 0                                                                |              |          |    |          |          |    | 5     |
| JNH             | 1     | Jump if C = 0 and Z = 1                                                                |              |          |    |          |          |    | 5     |
| JV              | 1     | Jump if V = 1                                                                          |              |          |    |          |          |    | 5     |

FIGURE 4. Instruction set summary - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-89596 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | F              | 18         |

|                  | Oper- | On anation (auto 4)                                                          |           |           | Fl       | ags       |          |          | Natas |
|------------------|-------|------------------------------------------------------------------------------|-----------|-----------|----------|-----------|----------|----------|-------|
| Mnemonic         | ands  | Operation (note 1)                                                           | Z         | N         | С        | V         | VT       | ST       | Notes |
| JNV              | 1     | Jump if V = 0                                                                |           | -         |          |           |          |          | 5     |
| JVT              | 1     | Jump if VT = 1; Clear VT                                                     |           | -         |          | -         | 0        |          | 5     |
| JNVT             | 1     | Jump if VT = 0; Clear VT                                                     |           | -         |          | -         | 0        |          | 5     |
| JST              | 1     | Jump if ST = 1                                                               |           |           |          |           |          |          | 5     |
| JNST             | 1     | Jump if ST = 0                                                               |           |           |          |           |          |          | 5     |
| JBS              | 3     | Jump if specified bit = 1                                                    |           |           |          |           |          |          | 5,6   |
| JBC              | 3     | Jump if specified bit = 0                                                    |           |           |          |           |          |          | 5,6   |
| DJNZ             | 1     | $D \leftarrow D - 1$ ; if $D \neq 0$ then $PC \leftarrow PD + 8$ -bit offset |           |           |          |           |          |          | 5     |
| DEC/DECB         | 1     | D ← D − 1                                                                    | $\sqrt{}$ | $\sqrt{}$ | √        | $\sqrt{}$ | <b>↑</b> |          |       |
| NEG/NEGB         | 1     | D ← 0 − D                                                                    | $\sqrt{}$ | <b>V</b>  | V        | <b>V</b>  | 1        |          |       |
| INC/INCB         | 1     | D ← D + 1                                                                    | <b>V</b>  | <b>V</b>  | √        | <b>V</b>  | <b>↑</b> |          |       |
| EXT              | 1     | D ← D; D + 2 ← Sign (D)                                                      | <b>V</b>  | <b>V</b>  | 0        | 0         |          |          | 2     |
| EXTB             | 1     | D ← D; D + 1 ← Sign (D)                                                      | <b>V</b>  | <b>V</b>  | 0        | 0         |          |          | 3     |
| NOT/NOTB         | 1     | D ← Logical not (D)                                                          | <b>V</b>  | <b>V</b>  | 0        | 0         |          |          |       |
| CLR/CLRB         | 1     | D ← 0                                                                        | 1         | 0         | 0        | 0         |          |          |       |
| SHL/SHLB/SHLL    | 2     | $C \leftarrow \text{msb} 1\text{sb} \leftarrow 0$                            | V         | ?         | <b>V</b> | <b>V</b>  | <b>↑</b> |          | 7     |
| SHR/SHRB/SHRL    | 2     | 0 f msb 1sb f C                                                              | V         | ?         | <b>V</b> | 0         |          | V        | 7     |
| SHRA/SHRAB/SHRAL | 2     | msb f msb 1sb f C                                                            | V         | <b>V</b>  | √        | 0         |          | <b>V</b> | 7     |
| SETC             | 0     | C ← 1                                                                        |           |           | 1        |           |          |          |       |
| CLRC             | 0     | C ← 0                                                                        |           |           | 0        |           |          |          |       |
| CLRVT            | 0     | VT ← 0                                                                       |           |           |          |           | 0        |          |       |
| RST              | 0     | PC ← 2080H                                                                   | 0         | 0         | 0        | 0         | 0        | 0        | 8     |
| DI               | 0     | Disable all interrupts (I ← 0)                                               |           |           |          |           |          |          |       |
| EI               | 0     | Disable all interrupts (I ← 1)                                               |           |           |          |           |          |          |       |

FIGURE 4. Instruction set summary - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-89596 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | F              | 19         |

| Masassaris | Oper- |                                              | Flags    |   |   |   |    |    |       |
|------------|-------|----------------------------------------------|----------|---|---|---|----|----|-------|
| Mnemonic   | ands  | Operation (note 1)                           | Z        | N | С | V | VT | ST | Notes |
| NOP        | 0     | PC ← PC + 1                                  | -        | - |   |   |    | -  |       |
| SKIP       | 0     | PC ← PC + 2                                  |          | 1 |   |   |    | -  |       |
| NORML      | 2     | Left shift until msb = 1;<br>D ← shift count | <b>√</b> | ? | 0 |   | -  |    | 7     |
| TRAP       | 0     | SP ← SP - 2; (SP) ← PC<br>PC ← (2010H)       |          |   |   |   |    |    | 9     |

### NOTES:

- 1. If the mnemonic ends in "B", a byte operation is performed, otherwise a word operation is done. Operands D, B, and A must conform to the alignment rules for the required operand type. D and B are locations in the register file; A can be located anywhere in memory.
- 2. D, D + 2 are consecutive WORDS in memory; D is DOUBLE-WORD aligned.
- 3. D, D + 1 are consecutive BYTES in memory; D is WORD aligned.
- 4. Changes a byte to a word.
- 5. Offset is a 2's complement number.
- 6. Specified bit is one of the 2048 bits in the register file.
- 7. The "L" (long) suffix indicates double-word operation.
- 8. Initiates a reset by pulling RESET low. Software should reinitialize all the necessary registers with code starting at 2080H.
- 9. The assembler will not accept the mnemonic.

FIGURE 4. Instruction set summary - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 20   |



# NOTES:

- 8-bit bus only.
   8-bit bus; or when write strobe mode selected.
   When <u>ADV</u> selected.
- 4. 8 or 16-bit bus and write strobe mode not selected.

FIGURE 5. Switching test circuit and waveforms.

| STANDARD                                           | SIZE |                     |            |
|----------------------------------------------------|------|---------------------|------------|
| MICROCIRCUIT DRAWING                               | Α    |                     | 5962-89596 |
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |      | REVISION LEVEL<br>F | SHEET 21   |



# SERIAL PORT - SHIFT REGISTER MODE



FIGURE 5. Switching test circuit and waveforms - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 22   |

# EXTERNAL CLOCK DRIVE WAVEFORM



# AC TESTING INPUT/OUTPUT WAVEFORM



AC testing inputs are driven at 2.4 V for a logic "1" and 0.45 V for a logic "0". Timing measurements are made at 2.0 V for a logic "1" and 0.8 V for a logic "0".

# FLO-T WAVEFORM



For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs, and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.

# **OUTPUT LOAD CIRCUIT**



C<sub>L</sub> = 80 pF unless otherwise specified.

FIGURE 5. Switching test circuit and waveforms - Continued.

| STANDARD MICROCIRCUIT DRAWING                      | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 23   |

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.

TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                      | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) |
|--------------------------------------------------------------------|---------------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                        |                                                                           |
| Final electrical test parameters (method 5004)                     | <u>1</u> / 1, 2, 3, 7, 8, 9, 10, 11                                       |
| Group A test requirements (method 5005)                            | 1, 2, 3, 4, 7, 8 , 9, 10, 11                                              |
| Groups C and D end-point<br>electrical parameters<br>(method 5005) | 2, 8A, 10 or 1, 2, 3                                                      |

<sup>1/</sup> PDA applies to subgroups 1 and 7.

4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.

# 4.3.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. Subgroup 4 (C<sub>S</sub> measurement) shall be measured only for the initial test and after process or design changes which may affect input capacitance. A minimum sample size of 5 devices with zero failures shall be required.
- Subgroups 7 and 8 shall include verification of the programming set. See figure 4.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 24   |

### 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

## 5. PACKAGING

5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.

### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 Record of users. Military and industrial users shall inform DLA Land and Maritime when a system application requires configuration control and the applicable SMD to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime-VA.

| STANDARD                  |  |  |
|---------------------------|--|--|
| MICROCIRCUIT DRAWING      |  |  |
| DLA LAND AND MARITIME     |  |  |
| COLUMBUS, OHIO 43218-3990 |  |  |

| SIZE<br><b>A</b> |                     | 5962-89596 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>F | SHEET 25   |

# TABLE III. <u>Terminal descriptions</u>.

| Symbol          | Name and function                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vcc             | Main supply voltage (5 V).                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>SS</sub> | Digital circuit ground (0 V). There are two VSS pins, both of which must be connected.                                                                                                                                                                                                                                                                                                                                                                                                          |
| $V_{PD}$        | RAM standby supply voltage (5 V). This voltage must be present during normal operation. In a power down condition (i.e., $V_{CC}$ drops to zero), if RESET is activated before $V_{CC}$ drops below specification and $V_{PD}$ continues to be held with specification, the top 16 bytes in the register file will retain their contents. RESET must be held low during the power down and should not be brought high until $V_{CC}$ is within specification and the oscillator has stabilized. |
| $V_{REF}$       | Reference voltage to the A/D converter (5 V). V <sub>REF</sub> is also the supply voltage to the analog portion of the A/D converter and the logic used to read Port 0.                                                                                                                                                                                                                                                                                                                         |
| ANGND           | Reference ground for the A/D converter. Must be held at normally the same potential as V <sub>SS</sub> .                                                                                                                                                                                                                                                                                                                                                                                        |
| $V_{PP}$        | Used as the programming voltage for EPROM parts only. This pin has no function for the 8097BH device.                                                                                                                                                                                                                                                                                                                                                                                           |
| XTAL1           | Input of the oscillator inverter and of the terminal clock generator.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| XTAL2           | Output of the oscillator inverter.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CLKOUT          | Output of the internal clock generator. The frequency of CLKOUT is one-third the oscillator frequency. It has a 33 percent duty cycle.                                                                                                                                                                                                                                                                                                                                                          |
| RESET           | Reset input to the chip, input low for at least two state times to reset the chip. The subsequent low-to-high transition resynchronizes CLKOUT and commences a 10-state-time sequence in which the PSW is cleared, a byte read from 2018H loads CCR, and a jump to location 2080H is executed. Input high for normal operation. RESET has an internal pullup.                                                                                                                                   |
| BUSWIDTH        | Input for bus width selection. If CCR bit one is a one, this pin selects the bus width for the bus cycle in progress. If BUSWIDTH is a zero an 8-bit cycle occurs. If CCR bit one is a zero, the bus is always an 8-bit bus. If this pin is left unconnected, it will rise to V <sub>CC</sub> .                                                                                                                                                                                                 |
| NMI             | A positive transition causes a vector to external memory location 0000H. External memory form 00H through 0FFH is reserved for development systems.                                                                                                                                                                                                                                                                                                                                             |
| INST            | Output high during an external memory read indicates the read is an instruction fetch. INST is valid throughout the bus cycle.                                                                                                                                                                                                                                                                                                                                                                  |
| ĒĀ              | Input for memory select (external access). EA is tied to a TTL-low causing accesses to locations 2000H through 3FFFH to be directed to off-chip memory.                                                                                                                                                                                                                                                                                                                                         |
| ALE/ADV         | Address latch enable or Address valid output, as selected by CCR. Both pin options provide a latch to demultiplex the address from the address/data bus cycle. ADV can be used as a chip select for external memory. ALE/ADV is activated only during external memory access.                                                                                                                                                                                                                   |
| RD              | Read signal output to external memory. RD is activated only during external memory reads.                                                                                                                                                                                                                                                                                                                                                                                                       |
| WR/WRL          | Write and Write low output to external memory, as selected by the CCR. WR will go low for every external write, while WRL will go low only for external writes where an even byte is being written. WR/WRL is activated only during external memory writes.                                                                                                                                                                                                                                     |

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 26   |

# TABLE III. <u>Terminal descriptions</u> – Continued.

| Symbol           | Name and function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BHE/WRH          | Bus high enable or Write high output to external memory, as selected by the CCR. BHE = 0 selects the bank of memory that is connected to the high byte of the data bus. A0 = 0 selects the bank of memory that is connected to the low byte of the data bus. Thus accesses to a 16-bit wide memory can be to the low byte only (A0 = 0, BHE = 0). If the WRH function is selected, the pin will go low if the bus cycle is writing to an old memory location. BHE/WRH is activated only during external memory writes.                                                                                                                                                                            |
| READY            | Ready input to lengthen external memory cycles, for interfacing to slow or dynamic memory, or for bus sharing. If the pin is high, CPU operation continues in a normal manner. If the pin is low prior to the falling edge of CLKOUT, the memory controller goes into a wait mode until the next positive transition in CLKOUT occurs with READY high. The bus cycle can be lengthened by up to 1 $\mu s$ . When the external memory is not being used, READY has no effect. Internal control of the number of wait states inserted into a bus cycle held not ready, is available through configuration of CCR. READY has a weak internal pullup, so it goes to one unless externally pulled low. |
| HIS              | Inputs to high speed input unit. Four HSI pins are available: HSI.0, HSI.1, HIS.2, HSI.3. Two of them (HSI.2 and HSI.3) are shared with the HSO unit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| HSO              | Outputs from high speed output unit. Six HSO pins are available: HSO.0, HSO.1, HSO.2, HSO.3, HSO.4, and HSO.5. Two of them (HSO.4 and HSO.5) are shared with the HSI unit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Port 0           | 8-bit high impedance input-only port. These pins can be used as digital inputs and/or as analog inputs to the on-chip A/D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 1           | 8-bit quasi-bidirectional I/O port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Port 2           | 8-bit multifunctional port. Six of its pins are shared with other functions, the remaining two pins are quasi-bidirectional.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Ports 3<br>and 4 | 8-bit bidirectional I/O ports with open drain outputs. These pins are shared with the multiplexed address/data bus which has strong internal pullups.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-89596 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 27   |

## STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 19-10-25

Approved sources of supply for SMD 5962-89596 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at: <a href="https://landandmaritimeapps.dla.mil/programs/smcr/">https://landandmaritimeapps.dla.mil/programs/smcr/</a>

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962-8959601YA                                     | 3V146                    | MQ8097BH/BYA                        |
| 5962-8959601YC                                     | 3V146                    | MQ8097BH/BYC                        |
| 5962-8959601ZA                                     | 3V146                    | MG8097BH/BZA                        |
| 5962-8959601ZC                                     | 3V146                    | MG8097BH/BZC                        |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2/</u> <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGE number

Vendor name and address

3V146

Rochester Electronics, Inc. 16 Malcolm Hoyt Drive Newburyport, MA 01950

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.